# MITSUBISHI



# SAFETY PRECAUTIONS •

(Always read these instructions before using this equipment.)

Before using this product, please read this manual and the relevant manuals introduced in this manual carefully and pay full attention to safety to handle the product correctly.

The instructions given in this manual are concerned with this product. Refer to the User's Manual of the CPU module in use for details on the safety instructions for the programmable logic controller system.

In this manual, the safety instructions are ranked as "DANGER" and "CAUTION".



Indicates that incorrect handling may cause hazardous conditions, resulting in death or severe injury.

Indicates that incorrect handling may cause hazardous conditions, resulting in medium or slight personal injury or physical damage.

Note that the  $\bigwedge$  **CAUTION** level may lead to a serious consequence according to the circumstances. Always follow the instructions of both levels because they are important to personal safety.

Please save this manual to make it accessible when required and always forward it to the end user.

### [DESIGN PRECAUTIONS]

# 

• Do not bunch the control wires or communication cables with the main circuit or power wires, or install them close to each other.

They should be installed 100mm (3.94inch) or more from each other.

Not doing so could result in noise that would cause erroneous operation.

### [INSTALLATION PRECAUTIONS]

# 

• Use the PLC in an environment that meets the general specifications given in the User's Manual of the CPU module in use.

Using this PLC in an environment outside the range of the general specifications could result in electric shock, fire, erroneous operation, and damage to or deterioration of the product.

• Securely insert the module fixing latch on the module bottom into the fixing holes on the base unit before mounting. Incorrect mounting of the module could lead to erroneous operation, faults or dropping.

When using the PCL in the environment of much vibration, tighten the module with a screw.

- Tighten the screw in the specified torque range.Undertightening can cause a drop, short circuit or malfunction. Overtightening can cause a drop, short circuit or malfunction due to damage to the screw or module.
- Do not directly touch the module's conductive parts or electronic components. Touching the conductive parts could cause an operation failure or give damage to the module.

### [WIRING PRECAUTIONS]

# 

- Ground the FG terminal and ANALOG GND terminal with grounding dedicated for the PLC. Failure to observe this could lead to erroneous operation.
- When wiring in the PLC, be sure that it is done correctly by checking the product's rated voltage and the terminal layout. Connecting a power supply that is different from the rating or incorrectly wiring the product could result in fire or damage.
- Tightening the terminal screws with the specified torque. If the terminal screws are loose, it could result in short circuits, fire, or erroneous operation. Overtightening can cause a drop, short circuit or malfunction due to damage to the screw or module.
- Be sure there are no foreign substances such as sawdust or wiring debris inside the module. Such debris could cause fires, damage, or erroneous operation.

### [STARTUP AND MAINTENANCE PRECAUTIONS]

| <ul> <li>Do not touch the terminals with power on.</li> <li>Failure to observe this could lead to erroneous operation.</li> </ul>                                                                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Always switch all phases of the external power supply off when cleaning the module or<br/>tightening the terminal screws.</li> <li>Not doing so could result in module failure or erroneous operation.</li> </ul>     |
| <ul> <li>Undertightening can cause a drop, short circuit or malfunction. Overtightening can cause a<br/>drop, short circuit or malfunction due to damage to the screw or module.</li> </ul>                                    |
| <ul> <li>Do not disassemble or modify the module.</li> <li>Doing so could cause trouble, erroneous operation, injury, or fire.</li> </ul>                                                                                      |
| <ul> <li>Switch all phases of the external power supply off before mounting or removing the module.<br/>If you do not switch off the external power supply, it will cause failure or malfunction of the<br/>module.</li> </ul> |
| <ul> <li>Always make sure to touch the grounded metal to discharge the electricity charged in the<br/>body, etc., before touching the module.</li> </ul>                                                                       |

Failure to do so may cause a failure or malfunctions of the module.

### [DISPOSAL PRECAUTIONS]

## 

• When disposing of the product, handle it as industrial waste.

### REVISIONS

 $\ensuremath{{\ensuremath{\mathbb R}}}$  The manual number is given on the bottom left of the back cover.

| Print Date  | *Manual Number  | Revision                                                     |
|-------------|-----------------|--------------------------------------------------------------|
| Sep., 1989  | IB (NA) 66213-A | First edition                                                |
| May, 2000   | IB (NA) 66213-B | Addition                                                     |
|             |                 | SAFETY PRECAUTIONS, WARRANTY                                 |
|             |                 |                                                              |
|             |                 | Part Addition                                                |
|             |                 | Section 3.2.2, 6.2                                           |
|             |                 | Correction                                                   |
|             |                 | Section 3.2.1, 4.1, 5.1.2                                    |
| Jaly., 2003 | IB (NA) 66213-C | Correction                                                   |
|             |                 | SAFETY PRECAUTIONS, Chapter 1, Section 2.1, 2.2, 4.2, 4.3.2  |
|             |                 |                                                              |
|             |                 | Addition                                                     |
|             |                 | Conformation to the EMC Directive and Low Voltage Instractor |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
|             |                 |                                                              |
| <u> </u>    | <u> </u>        |                                                              |

### INTRODUCTION

Thank you for choosing the Mitsubishi MELSEC-A Series of General Purpose Programmable Controllers. Please read this manual carefully so that the equipment is used to its optimum. A copy of this manual should be forwarded to the end User.

### CONTENTS

| 1. GE | ENERAL DESCRIPTION 1-1 ~ 1-2                                                       |
|-------|------------------------------------------------------------------------------------|
| 1.1   | Differences between the A68AD-S2 and the A68AD                                     |
| 2. SY | <b>(STEM CONFIGURATION</b> $2-1 \sim 2-3$                                          |
| 2.1   | Overall Configuration2-1                                                           |
| 2.2   | Applicable System ······2-3                                                        |
| 2.3   | Precautions for Use of Multiple Channels on One A68AD-S2 Module ······2-3          |
| 3. SF | <b>PECIFICATIONS</b>                                                               |
| 3.1   | General Specifications                                                             |
| 3.2   | Performance Specifications                                                         |
|       | 3.2.1 Specifications                                                               |
|       | 3.2.2 I/O conversion characteristics                                               |
|       | 3.2.3 Digital I/O system ·······3-7                                                |
| 3.3   | I/O List with Respect to Programmable Controller CPU                               |
| 3.4   | Buffer Memory ····································                                 |
|       | 3.4.1 Assignment of buffer memory 3-12                                             |
|       | 3.4.2 Contents and data configuration of buffer memory                             |
| 4. H  | ANDLING4-1 ~ 4-4                                                                   |
| A 1   | Handling Instructions ·······4-1                                                   |
| 4.1   | Nomenclature ····································                                  |
| 4.2   |                                                                                    |
| 4.3   | Wiring4-3                                                                          |
|       | 4.3.1 Wiring instructions                                                          |
|       | 4.3.2 Module connection example ······4-3                                          |
| 4.4   | Maintenance and Inspection4-4                                                      |
| 5. Pl | ROGRAMMING                                                                         |
| 5.1   | Program Preparing Precautions                                                      |
|       | 5.1.1 Initial setting ······5-1                                                    |
|       | 5.1.2 Details of processing performed when use-channel specification is written5-3 |

| 5.2   | Programming Instructions                                                                                                      |
|-------|-------------------------------------------------------------------------------------------------------------------------------|
|       | 5.2.1 Specifying of the use-channel                                                                                           |
|       | 5.2.2 Setting of averaging time or averaging count                                                                            |
|       | 5.2.3 Averaging processing specification                                                                                      |
|       | 5.2.4 Read of digital output value                                                                                            |
|       | 5.2.5 Read and reset of write data error code                                                                                 |
|       | 5.2.6 Read of A/D conversion end flag ······5-7                                                                               |
|       | 5.2.7 Application circuit examples                                                                                            |
| 6. TI | EST OPERATION AND CALIBRATION $-6-1 \sim 6-2$                                                                                 |
| 6.1   | Offset/Gain Setting ·······6-1                                                                                                |
| 6.2   | Checks before Starting ·······6-2                                                                                             |
| 7. TI | <b>ROUBLESHOOTING</b>                                                                                                         |
| 7.1   | Write Data Error Code List ······7-1                                                                                          |
| 7.2   | Troubleshooting ······7-2                                                                                                     |
|       | 7.2.1 Troubleshooting flow chart······7-2                                                                                     |
|       | 7.2.2 Flow chart used when "RUN" LED has flickered7-3                                                                         |
|       | 7.2.3 Flow chart used when "RUN" LED has turned off7-4                                                                        |
|       | 7.2.4 Flow chart used when digital output value cannot be read                                                                |
|       | 7.2.5 Flow chart used when data, such as the use-channels, cannot be written7-7                                               |
| APP   | ENDICES ······· APP-1 ~ APP-2                                                                                                 |
|       | ENDIX 1 Precautions to be Taken to Replace the A68AD is with the A68AD-S2 ······· APP-1<br>ENDIX 2 External View ······ APP-2 |
| -     |                                                                                                                               |

. .

·

. .

### Conformation to the EMC Directive and Low Voltage Instruction

For details on making Mitsubishi PLC conform to the EMC directive and low voltage instruction when installing it in your product, please see Chapter 3, "EMC Directive and Low Voltage Instruction" of the User's Manual (Hardware) of the PLC CPU to use.

The CE logo is printed on the rating plate on the main body of the PLC that conforms to the EMC directive and low voltage instruction.

By making this product conform to the EMC directive and low voltage instruction, it is not necessary to make those steps individually.



### **1. GENERAL DESCRIPTION**

This User's Manual describes the specifications, handling, programming procedures, etc. for the A68AD-S2 analog-digital converter module (hereinafter referred to as "A68AD-S2") which is used in combination with the MELSEC-A series CPU unit. A general description of each section is as follows:

In the text of this User's Manual, the CPU model names are generically called as indicated below.

(1) PLC CPU

A0J2(H)CPU A1CPU, A2CPU(S1), A3CPU A1NCPU, A2NCPU(S1), A3NCPU A2ACPU(S1), A3ACPU A2UCPU(S1), A3UCPU, A4UCPU Q2ACPU(S1), Q3ACPU, Q4ACPU A3HCPU, A3MCPU, K2ACPU

(2) Building block type CPU

A1CPU, A2CPU(S1), A3CPU A1NCPU, A2NCPU(S1), A3NCPU A2ACPU(S1), A3ACPU A2UCPU(S1), A3UCPU, A4UCPU Q2ACPU(S1), Q3ACPU, Q4ACPU A3HCPU, A3MCPU, K2ACPU

(3) Compact type CPU

A0J2(H)CPU

(4) ACPU

A0J2(H)CPU A1CPU, A2CPU(S1), A3CPU A1NCPU, A2NCPU(S1), A3NCPU A2ACPU(S1), A3ACPU A2UCPU(S1), A3UCPU, A4UCPU Q2ACPU(S1), Q3ACPU, Q4ACPU A3HCPU, A3MCPU

### POINT

The I/O assignment numbers of the AD68AD as viewed from the PLC CPU in the text assumes that the building block type CPU is used and the A68AD is installed on the slot No. 0 of the main base unit.

When the A68AD is installed on other than the slot No. 0 or the A0J2CPU is used, determine the assignment numbers of the A68AD according to the I/O assignment method in the Programming Manual.



### 1.1 Differences between the A68AD-S2 and the A68AD

The major differences between the A68AD-S2 and the A68AD are listed below.

| Model                                                  | A68AD-S2                                                                                                                                                                                                                                                        | A68AD                                                                      |  |  |  |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|
| Method for specifying<br>the A/D conversion<br>channel | Set "Yes" or "No" for<br>A/D conversion channel<br>by channel (refer to Sec-<br>tion 6.2.1 (page 6-3)).                                                                                                                                                         | Set the sequential num-<br>ber of channels, begin-<br>ning with channel 1. |  |  |  |
| Timing for specifying<br>the A/D conversion<br>channel | Channels can be speci-<br>fied even during A/D<br>conversion (refer to Sec-<br>tion 6.1 (page 6-1)).                                                                                                                                                            | The number of channels<br>can be specified once<br>upon power -on.         |  |  |  |
| A/D conversion end flag                                | With the A/D conversion<br>specification changed<br>from "No" to "Yes,"<br>digital values are entered<br>in the buffer memory<br>upon completion of A/D<br>conversion and then the<br>A/D conversion end flag<br>is set (refer to Section<br>6.2.6 (page 6-5)). | None                                                                       |  |  |  |



### 2. SYSTEM CONFIGURATION

### 2.1 Overall Configuration

The drawings below show overall configurations of the series A provided with the A68AD-S2 for the building block type CPU and for the compact type CPU.

(1) Building block type CPU





.



### (2) Compact type CPU





\_



### 2.2 Applicable System

| The A68AD-S2 can be used with the following CPUs.                                                                                                                                                                                                                                                                                                                                     |              |                    |           |                |  |  |  |  |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|-----------|----------------|--|--|--|--|--|--|--|
| Applicable models                                                                                                                                                                                                                                                                                                                                                                     |              |                    |           |                |  |  |  |  |  |  |  |
| A0J2CPU                                                                                                                                                                                                                                                                                                                                                                               | A3CPU        | A2ACPU             | A3UCPU    | Q4ACPU         |  |  |  |  |  |  |  |
| A0J2HCPU                                                                                                                                                                                                                                                                                                                                                                              | A1NCPU       | A2ACPU-S1          | A4UCPU    | A3HCPU         |  |  |  |  |  |  |  |
| A1CPU                                                                                                                                                                                                                                                                                                                                                                                 | A2NCPU       | A3ACPU             | Q2ACPU    | A3MCPU         |  |  |  |  |  |  |  |
| A2CPU                                                                                                                                                                                                                                                                                                                                                                                 | A2NCPU-S1    | A2UCPU             | Q2ACPU-S  | S1 K2ACPU      |  |  |  |  |  |  |  |
| A2CPU-S1                                                                                                                                                                                                                                                                                                                                                                              | A3NCPU       | A2UCPU-S1          | Q3ACPU    | Q3ACPU         |  |  |  |  |  |  |  |
| <ul> <li>The A68AD-S2 can be loaded into any slot of a base unit with the exceptions given below:</li> <li>(1) Avoid loading the A68AD-S2 into an extension base without a power supply module because power capacity may be insufficient. See CPU User's Manual for power supply selection etc.</li> <li>(2) For a data link system, the CPU must be one of the following</li> </ul> |              |                    |           |                |  |  |  |  |  |  |  |
| Master station                                                                                                                                                                                                                                                                                                                                                                        | types:       |                    | <u></u>   |                |  |  |  |  |  |  |  |
| A0J2HCPUP21/R21                                                                                                                                                                                                                                                                                                                                                                       |              | · · ·              | A2UCPU    | Q3ACPU         |  |  |  |  |  |  |  |
| A1CPUP21/R21                                                                                                                                                                                                                                                                                                                                                                          | A2NCPUP21    |                    | A2UCPU-S1 | Q4ACPU         |  |  |  |  |  |  |  |
| A2CPUP21/R21                                                                                                                                                                                                                                                                                                                                                                          | A3NCPUP21    | · /                | A3UCPU    | A3HCPUP21/R21  |  |  |  |  |  |  |  |
| A2CPUP21/R21-S1                                                                                                                                                                                                                                                                                                                                                                       | A2ACPUP21    | • /                | A4UCPU    | A3MCPUP21/R21  |  |  |  |  |  |  |  |
| A3CPUP21/R21                                                                                                                                                                                                                                                                                                                                                                          | A2ACPUP21    | · · ·              | Q2ACPU    |                |  |  |  |  |  |  |  |
| A1NCPUP21(S3)/R2                                                                                                                                                                                                                                                                                                                                                                      | 21 A3ACPUP21 | (S3)/R21           | Q2ACPU-S1 |                |  |  |  |  |  |  |  |
| Local station                                                                                                                                                                                                                                                                                                                                                                         |              |                    |           |                |  |  |  |  |  |  |  |
| A0J2HCPUP21/R21                                                                                                                                                                                                                                                                                                                                                                       | A2NCPUP21    | I(S3)/R21          | A2UCPU    | Q3ACPU         |  |  |  |  |  |  |  |
| A1CPUP21/R21                                                                                                                                                                                                                                                                                                                                                                          | A2NCPUP21    | I-S1(S4)/R21       | A2UCPU-S1 | Q4ACPU         |  |  |  |  |  |  |  |
| A2CPUP21/R21                                                                                                                                                                                                                                                                                                                                                                          | A3NCPUP21    | I <b>(</b> S3)/R21 | A3UCPU    | A3HCPUP21/R21  |  |  |  |  |  |  |  |
| A2CPUP21/R21-S1                                                                                                                                                                                                                                                                                                                                                                       | A2ACPUP21    | (S3)/R21           | A4UCPU    | A3MCPUP21/R21  |  |  |  |  |  |  |  |
| A3CPUP21/R21                                                                                                                                                                                                                                                                                                                                                                          | A2ACPUP21    | -S1(S4)/R21        | Q2ACPU    | A0J2CPUP23/R23 |  |  |  |  |  |  |  |
| A1NCPUP21(S3)/R2                                                                                                                                                                                                                                                                                                                                                                      | 21 A3ACPUP21 | (S3)/R21           | Q2ACPU-S1 |                |  |  |  |  |  |  |  |

For processing time with the A68AD-S2 in a data link system, refer to the Data link unit User's Manual.

(3) When the A3 CPU(P21/R21) is used, the A68AD-S2 must not be loaded into the last slot in the expanded 7th row.

### 2.3 Precautions for Use of Multiple Channels on One A68AD-S2 Module

The AD68AD-S2 is photocoupler isolated between the input terminals and PLC power supply, but not isolated between the channels. Take the following precautions when using multiple channels on one module.

- (1) Since the analog input COM terminals are connected internally, the voltage levels or current levels of the COM terminals should be the same.
- (2) When the levels of the COM terminals are not the same, use the other A68AD-S2 or isolate the channels externally and provide analog inputs.

### 3. SPECIFICATIONS



### 3. SPECIFICATIONS

This section describes the general specifications and performance specifications of the A68AD-S2.

### 3.1 General Specifications

The general specifications of A68AD-S2 are indicated in Table 3.1.

| ltem                            | Specifications                                           |                                                                                                               |                               |                 |                                |  |  |  |  |  |  |
|---------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------|--------------------------------|--|--|--|--|--|--|
| Operating ambient temperature   | 0 to 55°C                                                |                                                                                                               |                               |                 |                                |  |  |  |  |  |  |
| Storage ambient temperature     | −20 to 75°C                                              |                                                                                                               |                               |                 |                                |  |  |  |  |  |  |
| Operating ambient<br>humidity   | 10 to 90%RH, no condensation                             |                                                                                                               |                               |                 |                                |  |  |  |  |  |  |
| Storage ambient<br>humidity     | 10 to 90%RH, no condensation                             |                                                                                                               |                               |                 |                                |  |  |  |  |  |  |
|                                 |                                                          | Frequency                                                                                                     | Acceleration                  | Amplitude       | Sweep count                    |  |  |  |  |  |  |
| Vibration resistance            | Conforms to *1JIS C 0911                                 | 10 to 55Hz                                                                                                    |                               | 0.075mm         | 10 times<br>*(1 octave/minute) |  |  |  |  |  |  |
|                                 |                                                          | 55 to 150Hz                                                                                                   | 1g                            |                 |                                |  |  |  |  |  |  |
| Shock resistance                | Conforms                                                 | to JIS C 0912                                                                                                 | (10g × 3 time                 | es in 3 directi | ons)                           |  |  |  |  |  |  |
| Noise durability                |                                                          |                                                                                                               | r 1000Vpp noi<br>25 to 60Hz n |                 | /                              |  |  |  |  |  |  |
| Dielectric<br>withstand voltage | 500V AC for 1 min                                        | ute across ba                                                                                                 | tch of DC exte                | rnal terminals  | and ground                     |  |  |  |  |  |  |
| Insulation resistance           |                                                          | $5M\Omega$ or larger by 500V DC insulation resistance tester across batch of AC external terminals and ground |                               |                 |                                |  |  |  |  |  |  |
| Operating<br>ambience           | To be free from corrosive gases. Dust should be minimal. |                                                                                                               |                               |                 |                                |  |  |  |  |  |  |
| Cooling method                  | Self-cooling                                             |                                                                                                               |                               |                 |                                |  |  |  |  |  |  |

**Table 3.1 General Specifications** 

### REMARKS

One octave marked \* indicates a change from the initial frequency to double or half frequency. For example, any of changes from 10Hz to 20Hz, from 20Hz to 40Hz, from 40Hz to 20Hz, and 20Hz to 10Hz are referred to as one octave.

\*1: JIS: Japanese Industrial Standard

### 3. SPECIFICATIONS



### 3.2 Performance Specifications

### 3.2.1 Specifications

### Table 3.2 Performance Specifications

| ltem                                    | Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                    |  |  |  |  |  |  |  |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Analog input                            | $ \begin{array}{c} \mbox{Selection depends on input terminals.} \\ \mbox{Voltage: } -10 \ to \ 0 \ to \ +10V \ DC \\ (Input resistance: Hardware version K and above: 1M\Omega \\ Hardware version J and below: 30k\Omega) \end{array} \\ \begin{array}{c} \mbox{Select with input terminal and use }^{*1}. \\ \mbox{Current: } + 4 \ to \ +20mA \ DC \\ -20 \ to \ 0 \ to \ +20mA \ can \ also \ be \ used \ for \ current \ input.} \end{array} $ |                                                                                    |  |  |  |  |  |  |  |
| Digital output                          | A CPU: 16-bit, signed binary (-2048 to +2047)<br>Refer to section 3.4 for details.                                                                                                                                                                                                                                                                                                                                                                  |                                                                                    |  |  |  |  |  |  |  |
|                                         | Analog Input<br>+10V                                                                                                                                                                                                                                                                                                                                                                                                                                | Digital Output<br>+2000                                                            |  |  |  |  |  |  |  |
|                                         | +5V or +20mA                                                                                                                                                                                                                                                                                                                                                                                                                                        | +1000                                                                              |  |  |  |  |  |  |  |
| I/O characteristics                     | 0V or +4mA                                                                                                                                                                                                                                                                                                                                                                                                                                          | ±0                                                                                 |  |  |  |  |  |  |  |
|                                         | -5V or -12mA                                                                                                                                                                                                                                                                                                                                                                                                                                        | -1000                                                                              |  |  |  |  |  |  |  |
|                                         | -10V                                                                                                                                                                                                                                                                                                                                                                                                                                                | -2000                                                                              |  |  |  |  |  |  |  |
|                                         | Refer to section 3.2.2 for details.                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                    |  |  |  |  |  |  |  |
| Maximum resolution                      | Voltage: 5mV (1/2000)<br>Current: 20µA (1/1000)                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                    |  |  |  |  |  |  |  |
| Overall accuracy*2                      | t                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ±1% (±20)                                                                          |  |  |  |  |  |  |  |
| Maximum conversion speed                | Maximur                                                                                                                                                                                                                                                                                                                                                                                                                                             | m 2.5ms/channel                                                                    |  |  |  |  |  |  |  |
| Absolute maximum input                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                     | oltage: ±15V<br>urrent: ±30mA                                                      |  |  |  |  |  |  |  |
| Number of analog input points           | 8 c                                                                                                                                                                                                                                                                                                                                                                                                                                                 | hannels/unit                                                                       |  |  |  |  |  |  |  |
| Insulation method                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ween output terminals and PC power<br>ed between channels)                         |  |  |  |  |  |  |  |
| Number of I/O points                    | Spe                                                                                                                                                                                                                                                                                                                                                                                                                                                 | cial 32 points                                                                     |  |  |  |  |  |  |  |
| Connection terminal                     | •                                                                                                                                                                                                                                                                                                                                                                                                                                                   | nt terminal block                                                                  |  |  |  |  |  |  |  |
| Applicable wire size                    | 0.75 to 2mm <sup>2</sup> (Applicable                                                                                                                                                                                                                                                                                                                                                                                                                | e tightening torque: 39 to 59N·cm)                                                 |  |  |  |  |  |  |  |
| Applicable solderless terminal          | V1.25-3, V1.25-                                                                                                                                                                                                                                                                                                                                                                                                                                     | -YS3A, V2-S3, V2-YS3A                                                              |  |  |  |  |  |  |  |
| Internal current consumption<br>(5V DC) |                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ion K and above: 0.39A<br>ion J and below : 0.9A * <sup>2</sup>                    |  |  |  |  |  |  |  |
| Mass                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ion K and above: 0.3kg (0.66lb)<br>ion J and below : 0.6kg (1.32lb) * <sup>2</sup> |  |  |  |  |  |  |  |

\*1. Confirm the module hardware version with the label attached to the front of the module.



\*2. This is the accuracy in respect to the maximum digital output value (+2000). The same value (+2000) applies for the current input and voltage input.

### POINT

Analog input allowed for maximum resolution and overall accuracy, is from –10 to 0 to +10V or from –20 to 0 to +20mA.



### 3.2.2 I/O conversion characteristics

I/O conversion characteristics are dictated by the offset value and gain value set in test mode. Fig. 3.1 shows an example for voltage input.



Fig. 3.1 I/O Conversion Characteristics

#### REMARKS

- (1) The offset value is the analog input (voltage or current) value at which the digital output value is 0. Set the offset value in test mode.
- (2) The gain value is the analog input (voltage or current) value at which the digital output value is 1000. Set the gain value in test mode.



(1) Voltage input characteristic

Fig. 3.2 shows the voltage characteristics for three different offset/gain combinations.



Fig. 3.2 Voltage Input Characteristic

### POINT

- (1) When the input voltage is in the range from -10 to 0 to +10V, the maximum resolution and overall accuracy are within the quoted range of performance specifications. However, if this range is exceeded, resolution and accuracy will be impaired.
- (2) If an analog input corresponding to a digital output value of more than +2047 is applied, the digital output value will not exceed +2047.
- (3) Do not apply  $\pm$ 15V or more. this will damage the unit.
- (4) In offset/gain setting, the offset value should always be less than the gain value. If the offset value is greater than or equal to the gain value, the digital output value will be unpredictable.

### 3. SPECIFICATIONS



(2) Current input characteristic



Fig. 3.3 shows the current characteristics for two different offset/gain combinations.

Fig. 3.3 Current Input Characteristic

### POINT

- (1) When the input current is in the range from -20 to 0 to +20mA, the maximum resolution and overall accuracy are within the quoted range of performance specifications. However, if this range is exceeded, resolution and accuracy will be impaired.
- (2) If an analog input, corresponding to a digital output value of more than +2047 is applied, the digital output value will not exceed +2047.
- (3) Do not apply  $\pm$ 30mA or more. This will damage the unit.
- (4) In offset/gain setting, the offset value should always be less than the gain value. If the offset value is greater than or equal to the gain value, the digital output value will be unpredictable.
- (3) Relation between offset/gain setting and digital output value

The maximum resolution of the A68AD is 5mV in voltage and  $20 \mu A$  in current. Maximum resolution may be found using the following expression:

 $\frac{(\text{Gain value}) - (\text{offset value})}{1000} < (\text{maximum resolution})$ 

Fig. 3.4 and 3.5 show the relation between the offset/gain setting and the digital output value for the offset/gain settings in Fig. 3.2 and 3.3.

### 3. SPECIFICATIONS





### Fig. 3.4 Voltage Input and Digital Output Value



always increase or decrease in units of one count.

#### Fig. 3.5 Current Input and Digital Output Value



(4) Overall accuracy

The overall accuracy is the accuracy in respect to the maximum digital output value.

Even if the input characteristics are changed by changing the offset/gain settings, the overall accuracy will not change and will be kept within the range of the performance specifications. The overall accuracies of the power/current input characteristics are shown in Fig. 3.6 and Fig. 3.7.



Fig. 3.6 Overall accuracy of voltage input characteristics



Fig. 3.7 Overall accuracy of current input characteristics



### 3.2.3 Digital I/O system

The digital output value of the A68AD-S2 is determined by the following:

(1) I/O conversion characteristics:

Offset value

Gain value

The digital output value depends on the offset value and gain value which have been set in test mode.

(2) A/D conversion system:

- Sampling processing

a) Sampling processing

The analog input values are converted to digital output values one by one and the digital output values are stored in the buffer memory.

### b) Averaging processing

The A68AD makes the A/D conversion for any channels to which averaging processing has been specified from the programmable controller CPU. Using a preset count or a preset period of time, an average is calculated (excluding the maximum value and the minimum value,) and stored to the buffer memory. If the processing count is specified as two or less, sampling processing is applied.

Averaging processing is initialized when the use-channel is specified (at address 0 of the buffer memory). For further details, refer to Section 5.1.2.



### POINT

The A68AD may sample data in any one of three ways. These sampling methods can be applied separately to any channel. The sampling process is controlled by the A68AD's own CPU, but must be specified from the programmable controller CPU. (This is fully explained in section 3.4.1.)

Method 1

Sampling Processing: This is the most commonly used sampling procedure. As the A68AD's CPU scans each channel, the value appearing at that instant is written to the buffer memory as a digital value. The timing of this sampling depends on the number of channels used, and may be found from the following expression:

$$\begin{pmatrix} Processing \\ time \end{pmatrix} = \begin{pmatrix} Number of channels \\ used \end{pmatrix} \times \begin{array}{c} 2.5 \quad (ms/channel) \\ channel \end{pmatrix}$$

(Where the maximum conversion speed is taken as 2.5ms/channel)

Example 1: Number of channels = 5

Processing time =  $5 \times 2.5$ ms = 12.5ms

### Method 2

Averaging processing by specifying time: In this case the CPU takes a number of samples of the data at each channel and than calculates the average value over the specified time period. The number of samples taken depends on the number of channels and the time setting. It is calculated as follows:

 $(Processing \ count) = \frac{(Time \ setting)}{(Number \ of \ channels) \times 2.5ms} - (I)$ 

Example 2: Time setting = 1000ms, 4 channels

(Processing count) =  $\frac{1000}{4 \times 2.5}$  = 100 samples.

(Where maximum conversion speed = 2.5ms/channel)

#### Method 3

Averaging processing by specifying a number of counts: This is similar to method 2 except that in this case the number of samples for the averaging process is specified. The processing time may be found from the following expression:



 $\begin{pmatrix} Processing \\ time \end{pmatrix} = \begin{pmatrix} Count \\ setting \end{pmatrix} \times \begin{pmatrix} Number of \\ channels \end{pmatrix} \times 2.5ms$ Example 3: Count setting = 500, 4 channels  $\binom{Processing}{time} = 500 \times 4 \times 2.5 = 5000 \text{ms-(II)}$ (Where maximum conversion speed = 2.5ms/channel) 6 Outpu Average value for 25 samples alog/Digital Average va 400 500 600 700 300 800 Time

Graph showing variations between output values for different sampling methods.

Referring to the graph in Fig. 3.6

Trace (A) represents a steadily rising analog input signal.

Trace **B** represents the digital output obtained when method 1, sampling processing, is used. In this case the output value would be susceptible to variations due to any noise present on the analog signal.

Trace  $\bigcirc$  represents the digital output obtained when time based averaging is used. In this case the number of channels was taken as 4 and the sampling time as 100ms. Hence the processing count (from equation I)is:

 $\frac{100}{4 \times 2.5} = 10 \text{ samples}$ 



10 samples are therefore taken every 100ms and an average calculated. This average is then output as a digital value while the CPU takes the next 10 samples. Note that the allowable time setting range is  $20 \rightarrow 10000$ ms which is equivalent to  $2 \rightarrow 1000$  samples (with 4

Trace D represents the digital output obtained when count based averaging is used.

Again, the number of channels was taken as 4, the count setting was 25, the processing time, from equation II is

 $25 \times 4 \times 2.5 \times 250$ ms

channels).

One sample is therefore taken every 10ms, and after 25 samples have been taken, the average value is used for the digital output while the next 250 are being sampled. Note that the allowable count setting range is  $1 \rightarrow 4000$  which is equivalent to  $40 \rightarrow 40000$ ms (with 4 channels).



### 3.3 I/O List with Respect to Programmable Controller CPU

The I/O signals of the A68AD-S2 with respect to a programmable controller CPU are as indicated below. Numbers for X and Y are determined by the slot occupied by the A68AD-S2 and the number of points of the other I/O modules.

The I/O numbers indicated below are used when the A68AD-S2 module is loaded into slot No. 0 of the main base unit.

(1) Input signals with respect to programmable controller CPU, 32 points from X0 to 1F.

| Input Signal | Description                                                                                                                                                                                                                                                                                                                                          |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XO           | Watch dog timer error<br>Turns on if a watch dog timer error occurs in the A68AD-S2.                                                                                                                                                                                                                                                                 |
| X1           | <ul> <li>A/D conversion ready</li> <li>(1) Turns on when A/D conversion is ready (not in test mode) after<br/>the power is turned on or the programmable controller CPU is<br/>reset. Turns off in test mode.</li> <li>(2) Used as an interlock when read or write is performed from the<br/>programmable controller CPU to the A68AD-S2.</li> </ul> |
| X2 to X1F    | Not used                                                                                                                                                                                                                                                                                                                                             |

### REMARKS

A/D conversion ready indicates that a digital output value has been stored into the buffer memory after the A/D conversion of all eight channels has been completed.

(2) Output signals with respect to programmable controller CPU, 32 points from Y0 to 1F.

| Output Signal | Description |
|---------------|-------------|
| Y0 to Y1F     | Not used    |

### IMPORTANT

Outputs Y0 to Y1F are reserved, they should not be used in the sequence program.

If the A68AD-S2 is used in a remote I/O rack, however, inputs Y0E and Y0F may be set and reset in the sequence program to allow "hand shaking" with the CPU.

#### 3.4 Buffer Memory

The A68AD-S2 is equipped with a buffer memory (which is not battery backed) for the communication of data with a programmable controller CPU. Explanation will be given for the assignment and data configuration of this buffer memory.

For the read and write operation procedures by the sequence program, refer to Section 6 (page 6-1).



### 3.4.1 Assignment of buffer memory

Address (Decimal)

| Addre | ss (Decimal)                       |    |                         |
|-------|------------------------------------|----|-------------------------|
| 0     | Number of channels                 |    |                         |
| 1     | Averaging processing specification |    |                         |
| 2     | CH1 averaging time, count          |    |                         |
| 3     | CH2 averaging time, count          |    |                         |
| 4     | CH3 averaging time, count          |    | Dead and write form ODU |
| 5     | CH4 averaging time, count          |    | Read and write from CPU |
| 6     | CH5 averaging time, count          |    |                         |
| 7     | CH6 averaging time, count          |    |                         |
| 8     | CH7 averaging time, count          |    |                         |
| 9     | CH8 averaging time, count          | ,  |                         |
| 10    | CH1 digital output value           | 7  |                         |
| 11    | CH2 digital output value           |    |                         |
| 12    | CH3 digital output value           |    |                         |
| 13    | CH4 digital output value           |    | Read from CPU           |
| 14    | CH5 digital output value           |    | Read from CPU           |
| 15    | CH6 digital output value           |    |                         |
| 16    | CH7 digital output value           |    |                         |
| 17    | CH8 digital output value           |    | 1<br>•                  |
| 18    |                                    |    |                         |
| 19    |                                    |    |                         |
| 20    |                                    |    |                         |
| 21    |                                    |    |                         |
| 22    |                                    |    |                         |
| 23    |                                    |    |                         |
| 24    |                                    |    |                         |
| 25    |                                    | ļ  | Not used                |
| 26    |                                    |    |                         |
| 27    |                                    |    |                         |
| 28    |                                    |    |                         |
| 29    |                                    |    |                         |
| 30    |                                    |    |                         |
| 31    |                                    |    |                         |
| 32    |                                    |    |                         |
| 33    |                                    |    | 1                       |
| 34    | Write data error code              |    | Read and write from CPU |
| 35    | A/D conversion end flag            | ]_ | Read from CPU           |
|       |                                    |    | ¥ All 16-bit data.      |

POINT

The addresses 10 to 33 of buffer memory are areas exclusively used for reading from a programmable controller CPU. Writing to these addresses will cause misoperation.

- 3-12 -

MELSEC

### 3.4.2 Contents and data configuration of buffer memory

This section describes the contents and data configuration of buffer memory for each item.

- (1) Specification of the use-channels (Address 0)
  - (a) Specify the channels for which A/D conversion processing is required by channels.



Ignored

Channel specification 1: A/D conversion required 0: A/D conversion not required

- (b) In order to reduce sampling time, the use-channel specification can be changed by the sequence program. (For details, refer to Section 6.2.2 on page 6-4)
- (c) When the power is turned on,  $00FF_{H}(225)$  which specifies A/D conversion for all the channels is set.

#### Example:

To specify channels 1, 3, and 4 only are for A/D conversion. Sampling time can be set to 7.5 ms by entering  $000D_{H}(13)$  for specifying the channels to be used.

| i | b15 | b14 | b13 | b12 | b11 | b10 | <b>b</b> 9 | <b>b</b> 8 | b7  | <b>b6</b> | b5  | b4  | bЗ  | b2  | <b>b</b> 1 | <b>b0</b> | _           |
|---|-----|-----|-----|-----|-----|-----|------------|------------|-----|-----------|-----|-----|-----|-----|------------|-----------|-------------|
|   | 0   | 0   | 0   | 0   | 0   | 0   | 0          | 0          | 0   | 0         | 0   | 0   | 1   | 1   | 0          | 1         | ➡ 000D+(13) |
|   |     |     |     |     |     |     |            |            | CH8 | CH7       | CH6 | CH5 | CH4 | СНЗ | CH2        | CH1       |             |

- (2) Averaging processing specification (Address 1)
  - (a) When the power is turned on and the A/D conversion ready signal of A68AD-S2 is on, all channels are set to sampling processing.
  - (b) For selection of sampling processing or averaging processing use address 1 of the buffer memory.



### POINT

When averaging processing is not specified, sampling processing is set without regard to the specification of time/count.



- (3) Averaging time, averaging count (Addresses 2 to 9)
  - a) At power-on, the averaging time and averaging count are set to 0.
  - b) The setting ranges are as indicated below:
    - Averaging processing in terms of count: 1 to 4000 times Averaging processing in terms of time: 20 to 10000ms

### POINT

If a value outside the above range has been written, setting error occurs and the buffer memory is rewritten. However, the A68AD performs A/D conversion processing at the averaging time or count previously set.

(4) Digital output value (Addresses 10 to 17) The digital output value is expressed in 16-bit, signed binary within the range from -2048 to +2047.





- (5) Write data error code (Address 34)
  - a) When data is read from the programmable controller CPU, the A68AD-S2 makes a data range check for the number of channels used once only. When one of the values is outside the range, the A68AD-S2 sets an error code in 16-bit binary. For details of error codes, refer to Section 8.1 (page 8-1).
  - b) To reset an error code, write 0 from the programmable controller CPU.
  - c) When several error codes have occurred, the data error code, which has been detected by the A68AD-S2 first, is stored. The other errors are not stored.
  - d) If an error is reset without remedying the error, the data error code is set to 0 and the RUN LED of A68AD-S2 stops flickering (Section 4.2 on page 4-2).
- (6) A/D conversion end flag (Address 35)
  - (a) The A/D conversion end flag is processed once when the setting for address 0, where A/D conversion channels are specified, is changed.
    - When the specification of the use-channel is changed from 0 to 1:

The A/D conversion end flag for the relevant channel is changed to 1.

• When the specification of the use-channel is changed from 1 to 0:

The A/D conversion end flag for the relevant channel is changed to 0.

(b) The A/D conversion end flag is provided for each channel.

|   |   |   |   |   |   |   |   | b7  |     |     |     |     |     |     |     |
|---|---|---|---|---|---|---|---|-----|-----|-----|-----|-----|-----|-----|-----|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | СН8 | СН7 | CH6 | CH5 | CH4 | снз | CH2 | СН1 |
| L |   |   |   |   | L |   |   | L   |     |     | L   |     |     |     |     |

A/D conversion end flag 1 : A/D conversion end

- 0 : A/D conversion incomplete
- (c) With averaging processing specified, the A/D conversion end flag is changed to 1 after digital values that have been obtained by averaging processing of averaging count or time is stored in the buffer memory.

For example, when 10 counts are specified for averaging processing for channel 1, the average value obtained after 10 counts of A/D conversion is stored in the buffer memory and the A/D conversion end flag is changed to 1.

- (d) By the time A/D conversion READY(X1) is turned ON after power-on, 00FFH(255) is stored since A/D conversion has been completed once for channels 1 to 8.
- (e) The A/D conversion end flag can be used as an interlock to read the digital values of the channel for which averaging processing is specified. For further details, refer to Sections 5.2.6 and 5.3.6.



### 4. HANDLING

This section describes the handling instructions, nomenclature, maintenance, and inspection of the A68AD-S2.

### 4.1 Handling Instructions

(1) Protect the A68AD-S2 and its terminal block from impact.

- (2) Do not touch or remove the printed circuit board from the case.
- (3) When wiring, ensure that no wire offcuts enter the module and remove any that do enter.

(4) Tighten terminal screws as specified below.

| Screw                                        | Tightening Torque Range (N-cm) |  |  |  |  |
|----------------------------------------------|--------------------------------|--|--|--|--|
| I/O terminal block terminal screw (M3 screw) | 39 to 59                       |  |  |  |  |
| I/O terminal block mounting screw (M4 screw) | 78 to 118                      |  |  |  |  |

(5) To load the module onto the base, press the module against the base so that the hook is securely locked. To unload the modules, push the catch on the top of the module, and after the hook is disengaged from the base, pull the module toward you.



### 4.2 Nomenclature



Switches marked \_\_\_\_\_ are valid only in test mode. For details, refer to Section 7.1 (page 7-1).

| Terminal No. | Signal name |         | Terminal No. | Sig    | nal name | Terminal No. | Signal name |         |     |
|--------------|-------------|---------|--------------|--------|----------|--------------|-------------|---------|-----|
| 1            | TEST        |         | 13           |        | V+       | 25           |             | V+      |     |
| 2            |             | Vacancy | 14           | ] مىرە | l+       | 26           | ا میں [     |         |     |
| 3            |             | TEST    | 15           |        | - CH3    | COM          | 27          | CH6     | COM |
| 4            |             | Vacancy | 16           |        | FG       | 28           | 1           | FG      |     |
| 5            |             | V+      | 17           |        | V+       | 29           |             | V+      |     |
| 6            | Сн1         | 1+      | 18           | ]сн4   | l+       | 30           | Сн7         | l+      |     |
| 7            | ויייך       | COM     | 19           |        | COM      | 31           | ๅ๛๚ํๅ       | COM     |     |
| 8            | ר ר         | FG      | 20           | 7 Г    | FG       | 32           | ר ר         | FG      |     |
| 9            |             | V+      | 21           |        | V+       | 33           |             | V+      |     |
| 10           | Сна         | l+      | 22           | ┨сн₅Ӷ  | l+       | 34           | Сна         | l+      |     |
| 11           |             | COM     | 23           |        | COM      | 35           |             | COM     |     |
| 12           |             | FG      | 24           | п Г    | FG       | 36           |             | FG      |     |
|              |             |         |              |        |          | 37           | N N         | /acancy |     |
|              |             |         |              |        |          | 38           | AN/         | ALOG GN |     |



### 4.3 Wiring

4.3.1 Wiring instructions

Protect external wiring against noise with the following precautions:

- (1) Separate AC and DC wiring.
- (2) Separate main circuit and/or high voltage wiring from control and signal wiring.
- (3) Where applicable, ground the shielding of all wires to a common ground point.

### 4.3.2 Module connection example



- \*1: For the cable, use a two-core twisted shielded wire.
- \*2: Indicates the input resistance of the A68AD.
- \*3: For current input, be sure to connect the terminals (V+) and (I+).
- \*4: If noise or ripple is generated at the external wiring, connect a capacitor of approximately 0.1 to 0.47μF (25V or more voltage resistance pares.) between terminals V and COM.
- \*5: If there is excessive noise, ground the module.
- \*6: The internal resistance value will differ according to the hardware version. Hardware version K and above:  $500k\Omega$

Hardware version J and below :  $15k\Omega$ 

Confirm the module hardware version with the label attached to the front of the module.



### POINT

- (1) The FG terminal of the A68AD-S2 and the FG terminal of the
- power supply module are not connected together internally.
  - (2) When two or more channels are to be used for one module of the A68AD-S2, refer to Section 2.3.



4.4 Maintenance and Inspection

The A68AD-S2 requires no special maintenance or inspection. For general information see the A CPU User's Manual.



### 5. PROGRAMMING

### **5.1 Program Preparing Precautions**

### 5.1.1 Initial setting

Before analog to digital conversion begins it is necessary to write certain initial data to the buffer memory. This data consists of the averaging time or count and specification of the sampling method required (See section 3.4.1).

The most convenient way to write this data to the buffer memory is to use a single "TO" type instruction as shown in the example below:





The above example sets the number of channels to 2 (i.e. D0), specifies channel 2 for count averaging (i.e. D1), and sets channel 2 count setting to 1000 (i.e. D3).

The A68AD is located in the main base in the slot with head element number X/Y C0.



The initial data may also be written using individual "TO" type instructions for each buffer address, in this case always execute in the following order:



Fig. 5.1 Initial Setting Procedure

When this procedure is used, the previous example must be programmed as follows:



i.e. The count setting (K1000) is loaded into buffer address 3 before averaging processing specifications, M200, is loaded into address 1. If this order is changed a write in error may occur. This will cause the run LED on the A68AD to flicker. Error status may also be found by monitoring buffer memory address 34.

This error occurs because the A68AD is normally in run mode. If averaging processing specification is made, the A68AD immediately looks for the relevant averaging data. If this data has not already been written to the unit an error is registered.

MELSEC

### 5.1.2 Details of processing performed when use-channel specification is written

The following processing is performed when the use-channel specification is written.

(1) Initialization of averaging processing

To perform averaging processing, the data stored in the A68AD-S2 (read from and write to the sequence program are prohibited) is initialized.

The digital values stored in the buffer memory remain the data that were present before the specification of the use-channel. For example, when the use-channel specification is made for the channel for which the averaging processing using 50 samples has been were specified after completion of 30 samplings, the data obtained from 30 samplings is cleared and averaging processing proceeds starting from the initial state.

 (2) A/D conversion end flag reset
 The A/D conversion end flag (address 35 in the buffer memory) for channels 1 through 8 is reset.

#### **5.2 Programming Instructions**

This section describes the specification of the use-channel, the specification of averaging processing, read of digital output value and write error code, and application examples.

For further details of instructions, refer to the Programming Manual. When the unit is used in a remote I/O station, refer to the Data link User's Manual.

#### REMARK

With the A0J2CPU, a constant (K, H) cannot be designated for the TO command. Write the constant by setting data in the T, C and D devices.

#### (Example)





### 5.2.1 Specifying of the use-channel

- (1) Set the A/D conversion channels at address 0 of the buffer memory.
- (2) The use-channel can be specified channel by channel.
- (3) When the specification of the use-channel is written, averaging processing data is initialized and the A/D conversion end flag is reset. For further details, refer to Section 5.1.2.
- (4) Program example
  - To carry out A/D conversion at channels 3 and 5



### 5.2.2 Setting of averaging time or averaging count

- (1) Set the averaging time or averaging count to each channel for which averaging processing will be performed.
- (2) Be sure to set the averaging time or averaging count before specifying the averaging processing.
- (3) Set value
  - Time: 20 to 10000ms (Set the time in units of 10ms.) Count: 1 to 4000 times
- (4) Program example

To set the averaging time of 1000ms to channel 1 and the averaging count of 10 times to channel 3

| Initial setting instruction |                        |                  |                            | _                                               |
|-----------------------------|------------------------|------------------|----------------------------|-------------------------------------------------|
|                             | H<br>0000<br>H<br>0000 | К<br>2<br>К<br>4 | <br>M1<br>K<br>1<br>K<br>1 | 거<br>Write to channel 1<br>거 Write to channel 3 |
|                             |                        |                  |                            |                                                 |


## 5.2.3 Averaging processing specification

- (1) Specify the channels for which averaging processing will be performed, and also specify whether the processing method is count averaging or time averaging.
- (2) Be sure to specify the averaging processing method after setting the averaging time and/or averaging count.
- (3) Program example To specify time averaging processing at channel 1, sampling processing at channel 2, and count averaging processing at channel 3.

CH8 CH7 CH6 CH5 CH4 CH3 CH2 CH1 CH8 CH7 CH6 CH5 CH4 CH3 CH2 CH1



| Initial setting instruction |           |        |           |        |                                                  |
|-----------------------------|-----------|--------|-----------|--------|--------------------------------------------------|
| × X000 X001                 | - <u></u> |        |           | MØ     | -1                                               |
| M0,                         | H<br>8000 | K<br>1 | H<br>0501 | K<br>1 | J         Set averaging processing specification |
|                             |           |        |           |        | at the above value.                              |

#### 5.2.4 Read of digital output value

- (1) The digital output value is read in 16-bit, signed binary.
- (2) Program example

To read the digital output values of channels 1 to 3 to the D5 to 7.

| Digital output value read | instruction |           |         |    |          | <u></u> |  |
|---------------------------|-------------|-----------|---------|----|----------|---------|--|
| ×000 ×001                 | EFROM       | H<br>0000 | K<br>10 | D5 | <u>K</u> | 2       |  |
| I                         |             |           |         |    |          | 1       |  |

## 5. PROGRAMMING

## 5.2.5 Read and reset of write data error code

(1) Any error code is set at address 34 of the buffer memory in binary. For details, refer to Section 8.1 (page 8-1).

MELSEC-

- (2) Only the first error code to occur, is stored. For details, refer to Section 3.4.2 (page 3-10).
- (3) Reset the error code from the programmable controller CPU.(4) Program example
  - a) To read the error code to D3 and output it to Y100 to 107 in BCD.

| Error code read command |                       |                                                                                                                     |
|-------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------|
|                         | CFROM 0000 34<br>CBCD | <ul> <li>→ Error code is read to D3.</li> <li>→ Error code is output to the Y100 to 107<br/>in BCD code.</li> </ul> |

## b) To reset the error code

| Error code reset command |        |           |                |        |        |                                                                        |
|--------------------------|--------|-----------|----------------|--------|--------|------------------------------------------------------------------------|
| X000 X001                | ··· _• |           |                | CPLS   | MØ     | 4                                                                      |
| M0                       |        | H<br>0000 | <u>к</u><br>34 | K<br>Ø | К<br>1 | H 0 is written to address 34 of buffer memory and error code is reset. |



## 5.2.6 Read of A/D conversion end flag

- (1) With the specification of the use-channel set at "A/D conversion," the A/D conversion end state can be confirmed by reading the A/D conversion end flag (at address 35 in the buffer memory).
- (2) To use the A/D conversion end flag as an interlock for reading digital values, use the following procedure.





(3) Program example

To read digital value of channel 1 to D10 upon completion of A/D conversion by specifying "500ms averaging processing" for it:

| ¥ x        | 0,90   | X001        |          |       |           |                | 501.5     | Ma        | 거 | Initial setting write is converted int                                   |
|------------|--------|-------------|----------|-------|-----------|----------------|-----------|-----------|---|--------------------------------------------------------------------------|
|            | -n     |             |          |       |           |                | CPLS      | MØ        | 1 | pulses.                                                                  |
|            |        |             |          |       |           | -CMOV          | H<br>0001 | DØ        | 거 | Use-channel specification data is set                                    |
| - -        |        |             |          |       |           | -CMOV          | H<br>0101 | D 1       | Ч | Time and averaging processing is so for channel 1.                       |
| -          |        |             |          |       |           | CMOV           | K<br>500  | D2        | H | Channel 1 averaging time of 500 ms set.                                  |
| ead instru | uction |             |          |       | H<br>0000 | K<br>Ø         | DØ        | K<br>S    | ᅿ | Initial setting data is written                                          |
|            | 000    | <u>X001</u> | T        | CFROM | H<br>0000 | <u>к</u><br>35 | D2        | K<br>1    | Ч | The A/D conversion end flag is rea                                       |
|            |        |             | <u> </u> |       |           | CMOV           | D2        | K2<br>M16 | h | The A/D conversion end flag state transferred to M16 through M23.        |
|            |        |             | M16      |       | H<br>8000 | K<br>18        | D10       | К<br>1    | 거 | Digital value is read to D10 upon corpletion of channel 1 A/D conversion |

## 5. PROGRAMMING



## 5.2.7 Application circuit examples

(1) Checking the magnitude of the analog signal Program which turns on Y100 when the digital output value of channel 1 is 700 or more, turns on Y101 when it is between 600 and 700, and turns on Y102 when the value is negative.

| Executi | on instr |          |          |                 |             |        |   |                                                                      |
|---------|----------|----------|----------|-----------------|-------------|--------|---|----------------------------------------------------------------------|
| 0-17-   | X090     | X001     |          | CFROM 0000      |             |        |   | Digital value of channel 1, is read to D0.                           |
| 2-11-   | X090     | X001<br> | ×<br>700 | D0 <u></u>      | <br><u></u> | CY100  | k | When digital output value is 700 or more, Y100 is turned on.         |
| 1       | X000     | X001<br> |          |                 | D 0         | JCY101 | R | When digital output value is between 600 and 700, Y101 is turned on. |
| 5       | X000     | X001 E>  | K<br>Ø   | D0 <u></u> C 00 | <br>        | CY102  | k | When digital output value is negative, Y102 is<br>turned on.         |

(2) Digital display of analog signal

Program which outputs the digital output value of channel 1 to Y110 to 11F in BCD and turns on Y120 when that value is negative.





(3) Circuit which change a gain to 4, 2, 1/2, and 1/4 times by program

The digital output values are changed to the following gains; (all digital value must be > 0)

- Channel 1 4 times
- Channel 2 2 times
- Channel 3 1/2 times
- Channel 4 1/4 times



5-10



## 6. TEST OPERATION AND CALIBRATION

This section describes offset/gain setting and parameters to be checked by the time operation is started. See also the ACPU User's Manual.

## 6.1 Offset/Gain Setting

Change the output characteristics as follows. The unit is factoryset to an offset value of 0V and a gain value of 5V.





## POINT

- 1. The offset value and gain value are stored in the A68AD-S2 and are not erased if the power is turned off.
- 2. Perform the offset/gain setting with the CPU in stop mode. When the unit is set to test mode, A/D conversion is stopped on all channels. Therefore, use the A/D conversion ready signal as an interlock.
- 3. Perform the offset/gain setting within the range -10 to 0 to +10V DC or -20 to 0 to +20mA DC. If set outside this range, the maximum resolution and overall accuracy may not be within the ranges specified.

## 6.2 Checks before Starting

| Number | Checking Point         | Description                                                                             | Check |
|--------|------------------------|-----------------------------------------------------------------------------------------|-------|
| 1      | Loading of module      | Is the I/O assignment correct?                                                          |       |
|        |                        | Has offset/gain been set for all channels used?                                         |       |
| 2      | Offset/gain setting    | Are set values correct?                                                                 |       |
| -      |                        | Has the unit been returned to normal mode by opening the circuit across TEST terminals? |       |
|        |                        | Are terminal block connections correct?                                                 |       |
| 3      | Connection to A68AD-S2 | Are terminal screws of terminal block tightened securely?                               |       |
|        |                        | Is the wire size correct?                                                               |       |

Table 6.1 Points for Checking



## 7. TROUBLESHOOTING

This section describes errors, which may occur during the use of the A68AD-S2, and troubleshooting procedures for such errors.

## 7.1 Write Data Error Code List

The following three errors may occur during the write operation of the number of channels, averaging processing specification, averaging time, and averaging count. The numeric value of the error code enclosed in [] indicates the channel number for which the error has occurred.

| Description                                                                      | Error Code |
|----------------------------------------------------------------------------------|------------|
| A value other than 20 to 10000ms has been set as an averaging time set value.    | 0 to 4     |
| A value other than 1 to 4000 times has been set as an averaging count set value. | 5 to 8     |

#### Table 7.1 Types of Write Data Error Codes

## POINT

- 1.  $\bigcirc 0 \text{ to 4}$  and  $\bigcirc 5 \text{ to 8}$  of write data error code are used only to make differentiation between averaging time and averaging count, respectively. The individual numerals do not have any significance.
- 2. When an error has occurred, check the write data error code, reset the error code, and then write the corrected data. (Refer to Section 3.4.2 on page 3-10.)

### Example:

- (1) Error code 32 has occurred Since the averaging time of channel 3 is wrong,
- change the value to within the range 20 to 10000ms.(2) Error code 88 has occurred Since the averaging count of channel 8 is wrong,

change the value to within the range 1 to 4000 times.



r

## 7.2 Troubleshooting

This section describes simple troubleshooting procedures for use of the A68AD-S2. For problems relating to the CPU unit, refer to the A CPU User's Manual.

## 7.2.1 Troubleshooting flow chart





7.2.2 Flow chart used when "RUN" LED has flickered



.



7.2.3 Flow chart used when "RUN" LED has turned off





## 7.2.4 Flow chart used when digital output value cannot be read



## 7. TROUBLESHOOTING



REMARKS

The following contents are written into D9008 when an error has occurred during execution of the FROM or TO instruction to the A68AD-S2.

| Content<br>(BIN value) of<br>Special Register<br>D9008 | CPU Status                                                                             | Error and Cause                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40                                                     | Stop                                                                                   | FROM and TO instructions cannot<br>be executed.<br>Hardware failure of A68AD-S2 (spe-<br>cial function module), CPU module,<br>or base unit.                                                                                                                                       |
| 41                                                     | Stop                                                                                   | When the FROM or TO instruction<br>has been executed, access has been<br>made to the special function module<br>but no answer is returned.<br>The accessed A68AD-S2 (special<br>function module) has failed.                                                                       |
| 46                                                     | Stop<br>Continuous<br>operation can be<br>performed by<br>the setting of<br>parameter. | Access has been made (FROM or<br>TO instruction has been executed)<br>to a slot where the A68AD-S2 (spe-<br>cial function module) is not loaded.<br>The content of FROM or TO in-<br>struction is incorrect or the stage<br>number setting of extension base<br>unit is incorrect. |



7.2.5 Flow chart used when data, such as the use-channels, cannot be written





## APPENDICES

## APPENDIX 1 Precautions to be Taken to Replace the A68AD is with the A68AD-S2

When the A68AD is to be replaced by the A68AD-S2 in the existing system operating with the A68AD, change the A/D conversion channel specification program.

In the case of the A68AD-S2, it is necessary to change the program since the A/D conversion channels are specified channel by channel. For details of the program, refer to Sections 6.2.1.

Wiring connections, digital value read, and averaging processing specification do not need to be changed since they are the same as with the A68AD.

For differences between the A68AD-S2 and the A68AD, refer to Section 1.1.

An example of changing the A/D conversion channel specification is given below.

| Initial<br>setting<br>instruction X000 X001<br>11 | $\frac{1}{1}$ TO instruction converted into pulses<br>$\frac{1}{1}$ Use-channel specification written |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------|
|                                                   | /<br>Change "K4" to "H000HF(K15)" to specify A/D conversion for channels 1 through 4.                 |
|                                                   | Change "K7" to "H0055(K85)" to specify A/D conversion for channels 1, 3, 5, and 7.                    |
|                                                   |                                                                                                       |

## **APPENDICES**



## **APPENDIX 2 External View**



## WARRANTY

Please confirm the following product warranty details before starting use.

## 1. Gratis Warranty Term and Gratis Warranty Range

If any faults or defects (hereinafter "failure") found to be the responsibility of Mitsubishi occurs during use of the product within the gratis warranty term, the product shall be repaired at no cost via the dealer or Mitsubishi Service Company. Note that if repairs are required at a site overseas, on a detached island or remote place, expenses to dispatch an engineer shall be charged for.

## [Gratis Warranty Term]

The gratis warranty term of the product shall be for one year after the date of purchase or delivery to a designated place.

Note that after manufacture and shipment from Mitsubishi, the maximum distribution period shall be six (6) months, and the longest gratis warranty term after manufacturing shall be eighteen (18) months. The gratis warranty term of repair parts shall not exceed the gratis warranty term before repairs.

## [Gratis Warranty Range]

- (1) The range shall be limited to normal use within the usage state, usage methods and usage environment, etc., which follow the conditions and precautions, etc., given in the instruction manual, user's manual and caution labels on the product.
- (2) Even within the gratis warranty term, repairs shall be charged for in the following cases.
  - 1. Failure occurring from inappropriate storage or handling, carelessness or negligence by the user. Failure caused by the user's hardware or software design.
  - 2. Failure caused by unapproved modifications, etc., to the product by the user.
  - 3. When the Mitsubishi product is assembled into a user's device, failure that could have been avoided if functions or structures, judged as necessary in the legal safety measures the user's device is subject to or as necessary by industry standards, had been provided.
  - 4. Failure that could have been avoided if consumable parts (battery, backlight, fuse, etc.) designated in the instruction manual had been correctly serviced or replaced.
  - 5. Failure caused by external irresistible forces such as fires or abnormal voltages, and failure caused by force majeure such as earthquakes, lightning, wind and water damage.
  - 6. Failure caused by reasons unpredictable by scientific technology standards at time of shipment from Mitsubishi.
  - 7. Any other failure found to not be the responsibility of Mitsubishi or the user.

## 2. Onerous repair term after discontinuation of production

- (1) Mitsubishi shall accept onerous product repairs for seven (7) years after production of the product is discontinued. Discontinuation of production shall be notified with Mitsubishi Technical Bulletins, etc.
- (2) Product supply (including repair parts) is not possible after production is discontinued.

## 3. Overseas service

Overseas, repairs shall be accepted by Mitsubishi's local overseas FA Center. Note that the repair conditions at each FA Center may differ.

## Exclusion of chance loss and secondary loss from warranty liability

Regardless of the gratis warranty term, Mitsubishi shall not be liable for compensation to damages caused by any cause found not to be the responsibility of Mitsubishi, chance losses, lost profits incurred to the user by failures in Mitsubishi products, damages and secondary damages caused from special reasons regardless of Mitsubishi's expectations, compensation for accidents, and compensation for damages to products other than Mitsubishi products and other duties.

## 5. Changes in product specifications

The specifications given in the catalogs, manuals or technical documents are subject to change without prior notice.

## 6. Product application

- (1) In using the Mitsubishi MELSEC programmable logic controller, the usage conditions shall be that the application will not lead to a major accident even if any problem or fault should occur in the programmable logic controller device, and that backup and fail-safe functions are systematically provided outside of the device for any problem or fault.
- (2) The Mitsubishi general-purpose programmable logic controller has been designed and manufactured for applications in general industries, etc. Thus, applications in which the public could be affected such as in nuclear power plants and other power plants operated by respective power companies, and applications in which a special quality assurance system is required, such as for each Japan Railways company or the Department of Defense shall be excluded from the programmable logic controller applications.

Note that even with these applications, if the user approves that the application is to be limited and a special quality is not required, application shall be possible.

When considering use in aircraft, medical applications, railways, incineration and fuel devices, manned transport devices, equipment for recreation and amusement, and safety devices, in which human life or assets could be greatly affected and for which a particularly high reliability is required fin terms of safety and control system, please consult with Mitsubishi and discuss the required specifications.

# A/D converter module type A68AD-S2

## User's Manual

MODEL A68AD-S2-USERS-E

13J647

MODEL CODE

IB(NA)-66213-C(0307)MEE

## MITSUBISHI ELECTRIC CORPORATION

HEAD OFFICE : 1-8-12, OFFICE TOWER Z 14F HARUMI CHUO-KU 104-6212, JAPAN NAGOYA WORKS : 1-14 , YADA-MINAMI 5-CHOME , HIGASHI-KU, NAGOYA , JAPAN

When exported from Japan, this manual does not require application to the Ministry of Economy, Trade and Industry for service transaction permission.